











MAX232E

SLLS723C - APRIL 2006-REVISED AUGUST 2016

# MAX232E Dual RS-232 Driver and Receiver With IEC61000-4-2 Protection

### **Features**

- Meets or Exceeds TIA/RS-232-F and ITU Recommendation V.28
- ESD Protection for RS-232 Bus Pins
  - ±15-kV Human-Body Model (HBM)
  - ±8-kV IEC61000-4-2, Contact Discharge
  - ±15-kV IEC61000-4-2, Air-Gap Discharge
- Operates From a Single 5-V Power Supply With 1-µF Charge-Pump Capacitors
- Operates up to 250 kbit/s
- Two Drivers and Two Receivers
- Low Supply Current: 8 mA Typical

# **Applications**

- TIA/RS-232-F
- **Battery-Powered Systems**
- **Terminals**
- Modems
- Computers

# 3 Description

The MAX232E is a dual driver and receiver that includes a capacitive voltage generator to supply RS-232-F compliant voltage levels from a single 5-V supply. Each receiver converts RS-232 inputs to 5-V TTL/CMOS levels. This receiver has a typical threshold of 1.3 V, a typical hysteresis of 0.5 V, and can accept ±30-V inputs. Each driver converts TTL/CMOS input levels into TIA/RS-232-F levels.

### Device Information<sup>(1)</sup>

| PART NUMBER              | PACKAGE (PINS) | BODY SIZE (NOM)    |
|--------------------------|----------------|--------------------|
| MAX232ECD<br>MAX232EID   | SOIC (16)      | 9.90 mm × 3.91 mm  |
| MAX232ECDW<br>MAX232EIDW | SOIC WIDE (16) | 10.30 mm × 7.50 mm |
| MAX232ECN<br>MAX232EIN   | PDIP (16)      | 19.30 mm × 6.35 mm |
| MAX232ECPW<br>MAX232EIPW | TSSOP (16)     | 5.00 mm × 4.40 mm  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

### Logic Diagram (Positive Logic)





# **Table of Contents**

| 1 | Features 1                               |    | 8.1 Overview                                         | . 9 |
|---|------------------------------------------|----|------------------------------------------------------|-----|
| 2 | Applications 1                           |    | 8.2 Functional Block Diagram                         | . 9 |
| 3 | Description 1                            |    | 8.3 Feature Description                              | . 9 |
| 4 | Revision History2                        |    | 8.4 Device Functional Modes                          | 10  |
| 5 | Pin Configuration and Functions          | 9  | Applications and Implementation                      | 11  |
| 6 | Specifications4                          |    | 9.1 Application Information                          | 11  |
| U | 6.1 Absolute Maximum Ratings             |    | 9.2 Typical Application                              | 11  |
|   | 6.2 ESD Ratings                          | 10 | Power Supply Recommendations                         | 13  |
|   | 6.3 Recommended Operating Conditions     | 11 | Layout                                               | 13  |
|   | 6.4 Thermal Information                  |    | 11.1 Layout Guidelines                               |     |
|   | 6.5 Electrical Characteristics 5         |    | 11.2 Layout Example                                  | 13  |
|   | 6.6 Electrical Characteristics: Driver   | 12 | Device and Documentation Support                     | 14  |
|   | 6.7 Electrical Characteristics: Receiver |    | 12.1 Receiving Notification of Documentation Updates |     |
|   | 6.8 Switching Characteristics: Driver    |    | 12.2 Community Resources                             |     |
|   | 6.9 Switching Characteristics: Receiver  |    | 12.3 Trademarks                                      | 14  |
|   | 6.10 Typical Characteristics             |    | 12.4 Electrostatic Discharge Caution                 | 14  |
| 7 | Parameter Measurement Information        |    | 12.5 Glossary                                        |     |
| 8 | Detailed Description9                    | 13 | Mechanical, Packaging, and Orderable Information     | 14  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision B (November 2009) to Revision C

**Page** 

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Deleted "±30-V Input Levels" from Features                                                                                                                                                                                                                                          |
| • | Deleted Ordering Information table; see POA at the end of the data sheet                                                                                                                                                                                                            |
| • | Added MIN value ±3 to "Receiver input voltage (RIN1, RIN2) row in Recommended Operating Conditions                                                                                                                                                                                  |
| • | Changed R <sub>0JA</sub> values in <i>Thermal Information</i>                                                                                                                                                                                                                       |
| • | Deleted table note 3 from Receiver Section Electrical Characteristics                                                                                                                                                                                                               |
| • | Added a new row to the Function Table for Each Receiver                                                                                                                                                                                                                             |



# 5 Pin Configuration and Functions

D, DW, N, or PW Package Add 16-Pin SOIC, PDIP, or TSSOP Top View



### **Pin Functions**

|     | PIN             | 1/0 | DESCRIPTION                                            |
|-----|-----------------|-----|--------------------------------------------------------|
| NO. | NAME            | I/O | DESCRIPTION                                            |
| 1   | C1+             | _   | Positive lead of C1 capacitor                          |
| 2   | V <sub>S+</sub> | 0   | Positive charge pump output for storage capacitor only |
| 3   | C1-             | _   | Negative lead of C1 capacitor                          |
| 4   | C2+             | _   | Positive lead of C2 capacitor                          |
| 5   | C2-             | _   | Negative lead of C2 capacitor                          |
| 6   | V <sub>S-</sub> | 0   | Negative charge pump output for storage capacitor only |
| 7   | DOUT2           | 0   | RS-232 line data output (to remote RS-232 system)      |
| 8   | RIN2            | 1   | RS-232 line data input (from remote RS-232 system)     |
| 9   | ROUT2           | 0   | Logic data output (to UART)                            |
| 10  | DIN2            | 1   | Logic data input (from UART)                           |
| 11  | DIN1            | I   | Logic data input (from UART)                           |
| 12  | ROUT1           | 0   | Logic data output (to UART)                            |
| 13  | RIN1            | I   | RS-232 line data input (from remote RS-232 system)     |
| 14  | DOUT1           | 0   | RS-232 line data output (to remote RS-232 system)      |
| 15  | GND             | _   | Ground                                                 |
| 16  | V <sub>CC</sub> | _   | Supply voltage—connect to external 5-V power supply    |



# **Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                        |          | MIN                   | MAX                   | UNIT |  |
|------------------|----------------------------------------|----------|-----------------------|-----------------------|------|--|
| V <sub>CC</sub>  | Input supply voltage (2)               |          | -0.3                  | 6                     | V    |  |
| $V_{S+}$         | Positive output supply voltage         |          | V <sub>CC</sub> - 0.3 | 15                    | V    |  |
| $V_{S-}$         | Negative output supply voltage         |          | -0.3                  | -15                   | V    |  |
| VI               | lanut voltage                          | Driver   | -0.3                  | V <sub>CC</sub> + 0.3 | V    |  |
| VI               | Input voltage                          | Receiver |                       | ±30                   | V    |  |
| .,               | Outrot valtana                         | DOUT     | V <sub>S-</sub> - 0.3 | V <sub>S+</sub> + 0.3 |      |  |
| Vo               | Output voltage                         | ROUT     | -0.3                  | V <sub>CC</sub> + 0.3 | V    |  |
|                  | Short-circuit duration                 | DOUT     | Unli                  | Unlimited             |      |  |
| $T_{J}$          | Operating virtual junction temperature |          |                       | 150                   | °C   |  |
| T <sub>stg</sub> | Storage temperature                    |          | -65                   | 150                   | °C   |  |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltages are with respect to network GND.

## 6.2 ESD Ratings

|                    |                                                                   |                                                                                |                          | VALUE  | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------|--------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | Pins 7, 8,<br>13, and 14 | ±15000 |      |
|                    | Electrostatic                                                     |                                                                                | Other pins               | ±3000  |      |
| V <sub>(ESD)</sub> | discharge                                                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |                          | ±1500  | V    |
|                    |                                                                   | IEC61000-4-2, air-gap discharge                                                | Pins 7, 8,               | ±15000 |      |
|                    |                                                                   | IEC61000-4-2, contact discharge                                                | 13, and 14               | ±8000  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|          |                                          |          | MIN | NOM | MAX | UNIT |
|----------|------------------------------------------|----------|-----|-----|-----|------|
| $V_{CC}$ | Supply voltage                           |          | 4.5 | 5   | 5.5 | V    |
| $V_{IH}$ | High-level input voltage (DIN1, DIN2)    |          | 2   |     |     | V    |
| $V_{IL}$ | Low-level input voltage (DIN1, DIN2)     |          |     |     | 0.8 | V    |
|          | Receiver input voltage (RIN1, RIN2)      |          | ±3  |     | ±30 | V    |
| _        |                                          | MAX232EC | 0   |     | 70  | 00   |
| IA       | Operating free-air temperature  MAX232EI |          | -40 |     | 85  | °C   |

### 6.4 Thermal Information

|                                     |                                           |             | MAX          | 232E        |               |      |
|-------------------------------------|-------------------------------------------|-------------|--------------|-------------|---------------|------|
| THERMAL METRIC <sup>(1)(2)(3)</sup> |                                           | D<br>(SOIC) | DW<br>(SOIC) | N<br>(PDIP) | PW<br>(TSSOP) | UNIT |
|                                     |                                           | 16 PINS     | 16 PINS      | 16 PINS     | 16 PINS       |      |
| $R_{\theta JA}$                     | Junction-to-ambient thermal resistance    | 73.8        | 73.4         | 43.3        | 101.6         | °C/W |
| R <sub>0</sub> JC(top)              | Junction-to-case (top) thermal resistance | 33.4        | 35.1         | 30          | 29.3          | °C/W |
| $R_{\theta JB}$                     | Junction-to-board thermal resistance      | 31.4        | 38.3         | 23.3        | 47.3          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

Product Folder Links: MAX232E

The package thermal impedance is calculated in accordance with JESD 51-7.

Submit Documentation Feedback

Copyright © 2006-2016, Texas Instruments Incorporated

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

 $Maximum \ power \ dissipation \ is \ a \ function \ of \ T_J(max), \ R_{\theta JA}, \ and \ T_A. \ The \ maximum \ allowable \ power \ dissipation \ at \ any \ allowable \ ambient$ temperature is  $P_D = (T_J(max) - T_A)/R_{\theta,JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.



# **Thermal Information (continued)**

|                                     |                                              |             | MAX232E      |             |               |      |  |
|-------------------------------------|----------------------------------------------|-------------|--------------|-------------|---------------|------|--|
| THERMAL METRIC <sup>(1)(2)(3)</sup> |                                              | D<br>(SOIC) | DW<br>(SOIC) | N<br>(PDIP) | PW<br>(TSSOP) | UNIT |  |
|                                     |                                              | 16 PINS     | 16 PINS      | 16 PINS     | 16 PINS       |      |  |
| ΤιΨ                                 | Junction-to-top characterization parameter   | 5.8         | 9.4          | 14.4        | 1.4           | °C/W |  |
| ΨЈВ                                 | Junction-to-board characterization parameter | 31.1        | 37.7         | 23.2        | 46.6          | °C/W |  |

### 6.5 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 10)

|          | PARAMETER      | TEST CONDITIONS <sup>(1)</sup> |                                         |  | TYP <sup>(2)</sup> | MAX | UNIT |
|----------|----------------|--------------------------------|-----------------------------------------|--|--------------------|-----|------|
| $I_{CC}$ | Supply current | $V_{CC} = 5.5 \text{ V}$       | All outputs open, T <sub>A</sub> = 25°C |  | 8                  | 10  | mA   |

- Test conditions are C1 C4 = 1  $\mu F$  at V $_{CC}$  = 5 V  $\pm$  0.5 V. All typical values are at V $_{CC}$  = 5 V and T $_A$  = 25°C.

### 6.6 Electrical Characteristics: Driver

over recommended ranges of supply voltage and operating free-air temperature range

| PARAMETER           |                              |      | TEST CONDITIONS <sup>(1)</sup>           |                       |     | TYP <sup>(2)</sup> | MAX | UNIT |
|---------------------|------------------------------|------|------------------------------------------|-----------------------|-----|--------------------|-----|------|
| V <sub>OH</sub>     | High-level output voltage    | DOUT | $R_L = 3 \text{ k}\Omega \text{ to GND}$ |                       | 5   | 7                  |     | V    |
| $V_{OL}$            | Low-level output voltage (3) | DOUT | $R_L = 3 \text{ k}\Omega \text{ to GND}$ |                       |     | -7                 | -5  | V    |
| r <sub>o</sub>      | Output resistance            | DOUT | $V_{S+} = V_{S-} = 0,$                   | V <sub>O</sub> = ±2 V | 300 |                    |     | Ω    |
| I <sub>OS</sub> (4) | Short-circuit output current | DOUT | V <sub>CC</sub> = 5.5 V,                 | V <sub>O</sub> = 0    |     | ±10                |     | mA   |
| I <sub>IS</sub>     | Short-circuit input current  | DIN  | $V_I = 0$                                |                       |     |                    | 200 | μΑ   |

- Test conditions are C1 C4 = 1  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V.
- All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25 ^{\circ}\text{C}$ .
- The algebraic convention, in which the least-positive (most negative) value is designated minimum, is used in this data sheet for logic voltage levels only.
- Not more than one output should be shorted at a time.

#### 6.7 Electrical Characteristics: Receiver

over recommended ranges of supply voltage and operating free-air temperature range

|           | PARAMETER                                       |      | TEST CON                  | DITIONS <sup>(1)</sup> | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-----------|-------------------------------------------------|------|---------------------------|------------------------|-----|--------------------|-----|------|
| $V_{OH}$  | High-level output voltage                       | ROUT | $I_{OH} = -1 \text{ mA}$  |                        | 3.5 |                    |     | ٧    |
| $V_{OL}$  | Low-level output voltage                        | ROUT | $I_{OL} = 3.2 \text{ mA}$ |                        |     |                    | 0.4 | V    |
| $V_{IT+}$ | Receiver positive-going input threshold voltage | RIN  | $V_{CC} = 5 V$            | $T_A = 25^{\circ}C$    |     | 1.7                | 2.4 | V    |
| $V_{IT-}$ | Receiver negative-going input threshold voltage | RIN  | $V_{CC} = 5 V$            | $T_A = 25^{\circ}C$    | 0.8 | 1.2                |     | V    |
| $V_{hys}$ | Input hysteresis voltage                        | RIN  | $V_{CC} = 5 V$            |                        | 0.2 | 0.5                | 1   | V    |
| ri        | Receiver input resistance                       | RIN  | V <sub>CC</sub> = 5 V     | $T_A = 25^{\circ}C$    | 3   | 5                  | 7   | kΩ   |

- Test conditions are C1 C4 = 1  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C.

### 6.8 Switching Characteristics: Driver

 $V_{CC} = 5 \text{ V}, T_{A} = 25^{\circ}\text{C}$ 

| • 66  | , , , , , = 0 °                    |                                                                               |     |     |     |        |
|-------|------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|--------|
|       | PARAMETER                          | TEST CONDITIONS <sup>(1)</sup>                                                | MIN | TYP | MAX | UNIT   |
| SR    | Driver slew rate                   | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega, \text{ See Figure 6}$ |     |     | 30  | V/µs   |
| SR(t) | Driver transition region slew rate | $R_L = 3 \text{ k}\Omega, C_L = 2.5 \text{ nF}$<br>See Figure 7               |     | 3   |     | V/µs   |
|       | Data rate                          | One DOUT switching                                                            |     | 250 |     | kbit/s |

(1) Test conditions are C1 – C4 = 1  $\mu$ F at  $V_{CC}$  = 5 V  $\pm$  0.5 V.

Copyright © 2006-2016, Texas Instruments Incorporated



# 6.9 Switching Characteristics: Receiver

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C} \text{ (see Figure 5)}$ 

|                     | PARAMETER                                                  | TEST CONDITIONS <sup>(1)</sup> | TYP | UNIT |
|---------------------|------------------------------------------------------------|--------------------------------|-----|------|
| t <sub>PLH(R)</sub> | Receiver propagation delay time, low- to high-level output | C <sub>L</sub> = 50 pF         | 500 | ns   |
| t <sub>PHL(R)</sub> | Receiver propagation delay time, high- to low-level output | C <sub>L</sub> = 5 0pF         | 500 | ns   |

(1) Test conditions are C1 – C4 = 1  $\mu$ F at  $V_{CC}$  = 5 V  $\pm$  0.5 V.

# 6.10 Typical Characteristics

 $T_A = 25 \, ^{\circ}C$ 



Submit Documentation Feedback

Copyright © 2006–2016, Texas Instruments Incorporated



## 7 Parameter Measurement Information



- A. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , duty cycle  $\leq 50\%$ .
- B. C<sub>L</sub> includes probe and jig capacitance.
- C. All diodes are 1N3064 or equivalent.

Figure 5. Receiver Test Circuit and Waveforms for  $t_{\text{PHL}}$  and  $t_{\text{PLH}}$  Measurements



## **Parameter Measurement Information (continued)**



- A. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , duty cycle  $\leq 50\%$ .
- B.  $C_L$  includes probe and jig capacitance.

Figure 6. Driver Test Circuit and Waveforms for t<sub>PHL</sub> and t<sub>PLH</sub> Measurements (5-µs Input)



A. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , duty cycle  $\leq 50\%$ .

Figure 7. Test Circuit and Waveforms for  $t_{TLH}$  and  $t_{TLH}$  Measurements (20- $\mu$ s Input)



# 8 Detailed Description

#### 8.1 Overview

The MAX232E device is a dual driver and receiver that includes a capacitive voltage generator using four capacitors to supply TIA/EIA-232-F voltage levels from a single 5-V supply. All RS-232 pins have 15-kV HBM and IEC61000-4-2 Air-Gap discharge protection. RS-232 pins also have 8-kV IEC61000-4-2 contact discharge protection. Each receiver converts TIA/EIA-232-F inputs to 5-V TTL/CMOS levels. These receivers have shorted and open fail safe. The receiver can accept up to ±30-V inputs and decode inputs as low as ±3 V. Each driver converts TTL/CMOS input levels into TIA/EIA-232-F levels. Outputs are protected against shorts to ground.

### 8.2 Functional Block Diagram



Figure 8. Logic Diagram (Positive Logic)

### 8.3 Feature Description

### 8.3.1 Power

The power block increases and inverts the 5-V supply for the RS-232 driver using a charge pump that requires four  $1-\mu F$  external capacitors.

#### 8.3.2 RS-232 Driver

Two drivers interface standard logic level to RS-232 levels. Internal pullup resistors on DIN inputs ensures a high input when the line is high impedance.

#### 8.3.3 RS-232 Receiver

Two receivers interface RS-232 levels to standard logic levels. An open or shorted to ground input results in a high output on ROUT.



### 8.4 Device Functional Modes

## 8.4.1 V<sub>CC</sub> Powered by 5 V

The device is in normal operation.

# 8.4.2 V<sub>CC</sub> Unpowered

When MAX232E is unpowered, it can be safely connected to an active remote RS-232 device.

### 8.4.3 Truth Tables

Table 1 and Table 2 list the functions of this device.

Table 1. Function Table for Each Driver<sup>(1)</sup>

| INPUT<br>DIN | OUTPUT<br>DOUT |
|--------------|----------------|
| L            | Н              |
| Н            | L              |

(1) H = high level, L = low level

Table 2. Function Table for Each Receiver<sup>(1)</sup>

| INPUT<br>RIN | OUTPUT<br>ROUT |
|--------------|----------------|
| L            | Н              |
| Н            | L              |
| Open         | Н              |

(1) H = high level, L = low level, Open = input disconnected or connected driver off



Figure 9. Logic Diagram (Positive Logic)



# 9 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

For proper operation add capacitors as shown in Figure 10. Pins 9 through 12 connect to UART or general purpose logic lines. RS-232 lines on pins 7, 8, 13, and 14 connect to a connector or cable.

# 9.2 Typical Application



 $<sup>^{\</sup>dagger}$  C3 can be connected to  $V_{CC}$  or GND.

Copyright © 2016, Texas Instruments Incorporated

Resistor values shown are nominal.

Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown.

Figure 10. Typical Operating Circuit

### 9.2.1 Design Requirements

- $V_{CC}$  minimum is 4.5 V and maximum is 5.5 V.
- Maximum recommended bit rate is 250 kbit/s.

## 9.2.2 Detailed Design Procedure

The capacitor type used for C1–C4 is not critical for proper operation. The MAX232E requires 1- $\mu$ F capacitors, although capacitors up to 10  $\mu$ F can be used without harm. Ceramic dielectrics are suggested for capacitors. When using the minimum recommended capacitor values, make sure the capacitance value does not degrade excessively as the operating temperature varies. If in doubt, use capacitors with a larger (for example, 2x) nominal value. The capacitors' effective series resistance (ESR), which usually rises at low temperatures, influences the amount of ripple on V+ and V-.



# **Typical Application (continued)**

Use larger capacitors (up to 10  $\mu F$ ) to reduce the output impedance at  $V_{S+}$  and  $V_{S-}$ .

Bypass  $V_{CC}$  to ground with at least 1  $\mu$ F. In applications sensitive to power-supply noise generated by the charge pumps, decouple  $V_{CC}$  to ground with a capacitor the same size as (or larger than) the charge-pump capacitors (C1–C4).

# 9.2.3 Application Curve

Loopback waveform connects DOUT to RIN.



Figure 11. Loopback Waveforms



# 10 Power Supply Recommendations

The  $V_{CC}$  voltage should be connected to the same power source used for logic device connected to DIN and ROUT pins.  $V_{CC}$  should be between 4.5 V and 5.5 V.

## 11 Layout

### 11.1 Layout Guidelines

Keep the external capacitor traces short. This is more important on C1 and C2 nodes that have the fastest rise and fall times. Make the impedance from MAX232E ground pin and circuit board's ground plane as low as possible for best ESD performance. Use wide metal and multiple vias on both sides of ground pin.

## 11.2 Layout Example



Figure 12. MAX232E Layout



# 12 Device and Documentation Support

### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com

13-Aug-2021

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| MAX232ECD        | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | MAX232EC                | Samples |
| MAX232ECDR       | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | MAX232EC                | Samples |
| MAX232ECDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | MAX232EC                | Samples |
| MAX232ECDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | 0 to 70      | MAX232EC                | Samples |
| MAX232ECDWRE4    | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | MAX232EC                | Samples |
| MAX232ECDWRG4    | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | MAX232EC                | Samples |
| MAX232ECN        | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | MAX232ECN               | Samples |
| MAX232ECNE4      | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | MAX232ECN               | Samples |
| MAX232ECPW       | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | MA232EC                 | Samples |
| MAX232ECPWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | 0 to 70      | MA232EC                 | Samples |
| MAX232ECPWRG4    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | MA232EC                 | Samples |
| MAX232EID        | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX232EI                | Samples |
| MAX232EIDR       | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX232EI                | Samples |
| MAX232EIDRG4     | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX232EI                | Samples |
| MAX232EIDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX232EI                | Samples |
| MAX232EIDWG4     | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX232EI                | Samples |
| MAX232EIDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX232EI                | Samples |
| MAX232EIN        | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | MAX232EIN               | Samples |
| MAX232EINE4      | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | MAX232EIN               | Samples |

www.ti.com 13-Aug-2021

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| MAX232EIPW       | ACTIVE     | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MB232EI                 | Samples |
| MAX232EIPWR      | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MB232EI                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MAX232ECDR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| MAX232ECDWR   | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| MAX232ECDWRG4 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| MAX232ECPWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MAX232ECPWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MAX232ECPWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| MAX232EIDR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| MAX232EIDWR   | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| MAX232EIPWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 5-Jan-2022



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MAX232ECDR    | SOIC         | D               | 16   | 2500 | 853.0       | 449.0      | 35.0        |
| MAX232ECDWR   | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| MAX232ECDWRG4 | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| MAX232ECPWR   | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |
| MAX232ECPWR   | TSSOP        | PW              | 16   | 2000 | 364.0       | 364.0      | 27.0        |
| MAX232ECPWRG4 | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |
| MAX232EIDR    | SOIC         | D               | 16   | 2500 | 853.0       | 449.0      | 35.0        |
| MAX232EIDWR   | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| MAX232EIPWR   | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |



www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| All difficults are nominal | 1            | 1            |      | 1   | 1      |        |        |        |
|----------------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| Device                     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
| MAX232ECD                  | D            | SOIC         | 16   | 40  | 506.6  | 8      | 3940   | 4.32   |
| MAX232ECDW                 | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| MAX232ECN                  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| MAX232ECNE4                | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| MAX232ECPW                 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| MAX232EID                  | D            | SOIC         | 16   | 40  | 506.6  | 8      | 3940   | 4.32   |
| MAX232EIDW                 | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| MAX232EIDWG4               | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| MAX232EIN                  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| MAX232EINE4                | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| MAX232EIPW                 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated